<?xml version="1.0"?>
<dblpperson name="Steven Hsu" pid="21/4709" n="79">
<person key="homepages/21/4709" mdate="2020-04-18">
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4709">Steven K. Hsu</author>
</person>
<r><inproceedings key="conf/isscc/AgarwalHARMK26" mdate="2026-03-26">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="69/10426">Arnab Raha</author>
<author pid="m/DeepakMathaikutty">Deepak A. Mathaikutty</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>30.9 A 147TOPS/W, 250TOPS/mm<sup>2</sup>, Fully Synthesizable, Digital Compute-in-Memory Accelerator Supporting INT8&#215;INT8 with Zero-Point Quantization in Intel 18A Technology.</title>
<booktitle>ISSCC</booktitle>
<year>2026</year>
<pages>528-530</pages>
<crossref>conf/isscc/2026</crossref>
<ee>https://doi.org/10.1109/ISSCC49663.2026.11409207</ee>
<url>db/conf/isscc/isscc2026.html#AgarwalHARMK26</url>
<stream>streams/conf/isscc</stream>
</inproceedings>
</r>
<r><article key="journals/jssc/KumarSTAHADM23" mdate="2024-10-06">
<author orcid="0000-0001-7399-1886" pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author orcid="0000-0002-4590-7875" pid="176/0842">Sachin Taneja</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author orcid="0000-0002-4220-3346" pid="67/340-1">Amit Agarwal 0001</author>
<author orcid="0000-0001-5207-1079" pid="97/3334">Vivek De</author>
<author orcid="0000-0003-1344-7533" pid="15/5597">Sanu K. Mathew</author>
<title>A 7-Gbps SCA-Resistant Multiplicative-Masked AES Engine in Intel 4 CMOS.</title>
<pages>1106-1116</pages>
<year>2023</year>
<volume>58</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2022.3230372</ee>
<url>db/journals/jssc/jssc58.html#KumarSTAHADM23</url>
</article>
</r>
<r><inproceedings key="conf/esscirc/0001H0PKTD22" mdate="2022-11-07">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="81/10711">Gunjan Pandya</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="85/5803">James W. Tschanz</author>
<author pid="97/3334">Vivek De</author>
<title>On-Chip High-Resolution Timing Characterization Circuits for Memory IPs.</title>
<pages>377-380</pages>
<year>2022</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC55480.2022.9911374</ee>
<crossref>conf/esscirc/2022</crossref>
<url>db/conf/esscirc/esscirc2022.html#0001H0PKTD22</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/KumarS0H0DM22" mdate="2022-03-21">
<author pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="97/3334">Vivek K. De</author>
<author pid="15/5597">Sanu K. Mathew</author>
<title>An 8.3-to-18Gbps Reconfigurable SCA-Resistant/Dual-Core/Blind-Bulk AES Engine in Intel 4 CMOS.</title>
<pages>1-3</pages>
<year>2022</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC42614.2022.9731739</ee>
<crossref>conf/isscc/2022</crossref>
<url>db/conf/isscc/isscc2022.html#KumarS0H0DM22</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsit/Hsu00RSM0TD22" mdate="2022-08-04">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="69/10426">Arnab Raha</author>
<author pid="291/3794">Raymond Sung</author>
<author pid="m/DeepakMathaikutty">Deepak Mathaikutty</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="85/5803">James W. Tschanz</author>
<author pid="97/3334">Vivek De</author>
<title>2.4GHz, Double-Buffered, 4kb Standard-Cell-Based Register File with Low-Power Mixed-Frequency Clocking for Machine Learning Accelerators.</title>
<pages>22-23</pages>
<year>2022</year>
<booktitle>VLSI Technology and Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSITechnologyandCir46769.2022.9830489</ee>
<crossref>conf/vlsit/2022</crossref>
<url>db/conf/vlsit/vlsit2022.html#Hsu00RSM0TD22</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsit/KumarST0H0DM22" mdate="2022-08-04">
<author pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="176/0842">Sachin Taneja</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="97/3334">Vivek De</author>
<author pid="15/5597">Sanu Mathew</author>
<title>A 7Gbps SCA-Resistant Multiplicative-Masked AES Engine in Intel 4 CMOS.</title>
<pages>138-139</pages>
<year>2022</year>
<booktitle>VLSI Technology and Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSITechnologyandCir46769.2022.9830470</ee>
<crossref>conf/vlsit/2022</crossref>
<url>db/conf/vlsit/vlsit2022.html#KumarST0H0DM22</url>
</inproceedings>
</r>
<r><article key="journals/jssc/KnagCSKH0KKAKK21" mdate="2022-02-25">
<author orcid="0000-0001-6794-8806" pid="228/7251">Phil C. Knag</author>
<author orcid="0000-0002-4813-3844" pid="21/4156">Gregory K. Chen</author>
<author orcid="0000-0001-6812-8033" pid="44/9083">Huseyin Ekin Sumbul</author>
<author orcid="0000-0001-7399-1886" pid="25/9979">Raghavan Kumar</author>
<author pid="21/4709">Steven K. Hsu</author>
<author orcid="0000-0002-4220-3346" pid="67/340-1">Amit Agarwal 0001</author>
<author pid="149/4005">Monodeep Kar</author>
<author orcid="0000-0002-8263-4597" pid="127/7950">Seongjong Kim</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0002-2428-7099" pid="19/6426-1">Ram K. Krishnamurthy</author>
<title>A 617-TOPS/W All-Digital Binary Neural Network Accelerator in 10-nm FinFET CMOS.</title>
<pages>1082-1092</pages>
<year>2021</year>
<volume>56</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2020.3038616</ee>
<url>db/journals/jssc/jssc56.html#KnagCSKH0KKAKK21</url>
</article>
</r>
<r><article key="journals/tvlsi/VangalPHAKKKTDK21" mdate="2022-03-24">
<author orcid="0000-0003-1548-9876" pid="60/6573">Sriram R. Vangal</author>
<author orcid="0000-0001-9908-669X" pid="38/739">Somnath Paul</author>
<author pid="21/4709">Steven Hsu</author>
<author orcid="0000-0002-4220-3346" pid="67/340-1">Amit Agarwal 0001</author>
<author orcid="0000-0002-5213-9739" pid="89/11294-3">Saurabh Kumar 0003</author>
<author orcid="0000-0002-2428-7099" pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author orcid="0000-0001-5927-8339" pid="123/8918">Harish Krishnamurthy</author>
<author orcid="0000-0003-0317-4332" pid="85/5803">James W. Tschanz</author>
<author orcid="0000-0001-5207-1079" pid="97/3334">Vivek De</author>
<author orcid="0000-0002-4194-1347" pid="31/4424">Chris H. Kim</author>
<title>Wide-Range Many-Core SoC Design in Scaled CMOS: Challenges and Opportunities.</title>
<pages>843-856</pages>
<year>2021</year>
<volume>29</volume>
<journal>IEEE Trans. Very Large Scale Integr. Syst.</journal>
<number>5</number>
<ee>https://doi.org/10.1109/TVLSI.2021.3061649</ee>
<url>db/journals/tvlsi/tvlsi29.html#VangalPHAKKKTDK21</url>
</article>
</r>
<r><article key="journals/jssc/KumarSKSAKAHCKD20" mdate="2022-02-25">
<author orcid="0000-0001-7399-1886" pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="149/4005">Monodeep Kar</author>
<author orcid="0000-0003-3511-3526" pid="23/10054">Sudhir Satpathy</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0002-4220-3346" pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author orcid="0000-0002-4813-3844" pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author orcid="0000-0001-5207-1079" pid="97/3334">Vivek De</author>
<author orcid="0000-0003-1344-7533" pid="15/5597">Sanu K. Mathew</author>
<title>A 4900- $\mu$ m<sup>2</sup> 839-Mb/s Side-Channel Attack- Resistant AES-128 in 14-nm CMOS With Heterogeneous Sboxes, Linear Masked MixColumns, and Dual-Rail Key Addition.</title>
<pages>945-955</pages>
<year>2020</year>
<volume>55</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2019.2960482</ee>
<url>db/journals/jssc/jssc55.html#KumarSKSAKAHCKD20</url>
</article>
</r>
<r><inproceedings key="conf/isscc/0001HRACKKSKKMK20" mdate="2022-03-03">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="43/2054">Simeon Realov</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="44/9083">Huseyin Sumbul</author>
<author pid="228/7251">Phil C. Knag</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="263/0727">Mahesh Kumashikar</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>25.7 Time-Borrowing Fast Mux-D Scan Flip-Flop with On-Chip Timing/Power/VMIN Characterization Circuits in 10nm CMOS.</title>
<pages>392-394</pages>
<year>2020</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC19947.2020.9062941</ee>
<crossref>conf/isscc/2020</crossref>
<url>db/conf/isscc/isscc2020.html#0001HRACKKSKKMK20</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/AndersKKCKSKKH020" mdate="2022-02-25">
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="127/7950">Seongjong Kim</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="44/9083">Huseyin Ekin Sumbul</author>
<author pid="228/7251">Phil C. Knag</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="97/3334">Vivek De</author>
<title>25.9 Reconfigurable Transient Current-Mode Global Interconnect Circuits in 10nm CMOS for High-Performance Processors with Wide Voltage-Frequency Operating Range.</title>
<pages>396-398</pages>
<year>2020</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC19947.2020.9063158</ee>
<crossref>conf/isscc/2020</crossref>
<url>db/conf/isscc/isscc2020.html#AndersKKCKSKKH020</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/Hsu0RACKKSKKSMR20" mdate="2024-03-03">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="43/2054">Simeon Realov</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="44/9083">Huseyin Sumbul</author>
<author pid="228/7251">Phil C. Knag</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="273/0361">Iqbal Rajwani</author>
<author pid="40/11178">Satish Damaraju</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>Low-Clock-Power Digital Standard Cell IPs for High-Performance Graphics/AI Processors in 10nm CMOS.</title>
<pages>1-2</pages>
<year>2020</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSICircuits18222.2020.9163007</ee>
<crossref>conf/vlsic/2020</crossref>
<url>db/conf/vlsic/vlsic2020.html#Hsu0RACKKSKKSMR20</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/Kar0HMCKSKAKBSK20" mdate="2024-03-03">
<author pid="149/4005">Monodeep Kar</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="76/3181">David Moloney</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="44/9083">Huseyin Sumbul</author>
<author pid="228/7251">Phil C. Knag</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="95/7184">Jonathan Byrne</author>
<author pid="184/6174">Luca Sarti</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>A Ray-Casting Accelerator in 10nm CMOS for Efficient 3D Scene Reconstruction in Edge Robotics and Augmented Reality Applications.</title>
<pages>1-2</pages>
<year>2020</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSICircuits18222.2020.9163067</ee>
<crossref>conf/vlsic/2020</crossref>
<url>db/conf/vlsic/vlsic2020.html#Kar0HMCKSKAKBSK20</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/KnagCSKAKH0KKK20" mdate="2022-02-25">
<author pid="228/7251">Phil C. Knag</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="44/9083">Huseyin Ekin Sumbul</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="127/7950">Seongjong Kim</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<title>A 617 TOPS/W All Digital Binary Neural Network Accelerator in 10nm FinFET CMOS.</title>
<pages>1-2</pages>
<year>2020</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSICircuits18222.2020.9162949</ee>
<crossref>conf/vlsic/2020</crossref>
<url>db/conf/vlsic/vlsic2020.html#KnagCSKAKH0KKK20</url>
</inproceedings>
</r>
<r><article key="journals/jssc/SatpathyMKSAKAH19" mdate="2025-01-19">
<author orcid="0000-0003-3511-3526" pid="23/10054">Sudhir Satpathy</author>
<author orcid="0000-0003-1344-7533" pid="15/5597">Sanu K. Mathew</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0002-4220-3346" pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author orcid="0000-0001-5207-1079" pid="97/3334">Vivek De</author>
<title>An All-Digital Unified Physically Unclonable Function and True Random Number Generator Featuring Self-Calibrating Hierarchical Von Neumann Extraction in 14-nm Tri-gate CMOS.</title>
<pages>1074-1085</pages>
<year>2019</year>
<volume>54</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2018.2886350</ee>
<ee>https://www.wikidata.org/entity/Q128640271</ee>
<url>db/journals/jssc/jssc54.html#SatpathyMKSAKAH19</url>
</article>
</r>
<r><inproceedings key="conf/asscc/0001HKAKKSMKD19" mdate="2022-02-25">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>A 54% Power-Saving Static Fully-Interruptible Single-Phase-Clocked Shared-Keeper Flip-Flop in 14nm CMOS.</title>
<pages>137-140</pages>
<year>2019</year>
<booktitle>A-SSCC</booktitle>
<ee>https://doi.org/10.1109/A-SSCC47793.2019.9056939</ee>
<crossref>conf/asscc/2019</crossref>
<url>db/conf/asscc/asscc2019.html#0001HKAKKSMKD19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/cicc/SatpathySKGGYAK19" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="83/3541">Vinodh Gopal</author>
<author pid="58/1845">James Guilford</author>
<author pid="246/3022">Kirk Yap</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<title>A 220-900mV 179Mcode/s 36pJ/code Canonical Huffman Encoder for DEFLATE Compression in 14nm CMOS.</title>
<pages>1-4</pages>
<year>2019</year>
<booktitle>CICC</booktitle>
<ee>https://doi.org/10.1109/CICC.2019.8780272</ee>
<crossref>conf/cicc/2019</crossref>
<url>db/conf/cicc/cicc2019.html#SatpathySKGGYAK19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/cicc/SureshSKAK0HKM19" mdate="2022-02-25">
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<title>A 225-950mV 1.5Tbps/W Whirlpool Hashing Accelerator for Secure Automotive Platforms in 14nm CMOS.</title>
<pages>1-4</pages>
<year>2019</year>
<booktitle>CICC</booktitle>
<ee>https://doi.org/10.1109/CICC.2019.8780302</ee>
<crossref>conf/cicc/2019</crossref>
<url>db/conf/cicc/cicc2019.html#SureshSKAK0HKM19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/SureshSKAK0HKDM19" mdate="2022-02-25">
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<author pid="15/5597">Sanu Mathew</author>
<title>A 250Mv, 0.063J/Ghash Bitcoin Mining Engine in 14nm CMOS Featuring Dual-Vcc Sha256 Datapath and 3-Phase Latch Based Clocking.</title>
<pages>32-</pages>
<year>2019</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.23919/VLSIC.2019.8777966</ee>
<crossref>conf/vlsic/2019</crossref>
<url>db/conf/vlsic/vlsic2019.html#SureshSKAK0HKDM19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/Hsu0KAKKSSMKD19" mdate="2022-02-25">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>A Microwatt-Class Always-On Sensor Fusion Engine Featuring Ultra-Low-Power AOI Clocked Circuits in 14nm CMOS.</title>
<pages>50-</pages>
<year>2019</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.23919/VLSIC.2019.8777978</ee>
<crossref>conf/vlsic/2019</crossref>
<url>db/conf/vlsic/vlsic2019.html#Hsu0KAKKSSMKD19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/KumarSKSAKAHCKD19" mdate="2022-02-25">
<author pid="25/9979">Raghavan Kumar</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="149/4005">Monodeep Kar</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<author pid="15/5597">Sanu Mathew</author>
<title>A 4900&#215;m<sup>2</sup> 839Mbps Side-Channel Attack Resistant AES-128 in 14nm CMOS with Heterogeneous Sboxes, Linear Masked MixColumns and Dual-Rail Key Addition.</title>
<pages>234-</pages>
<year>2019</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.23919/VLSIC.2019.8778041</ee>
<crossref>conf/vlsic/2019</crossref>
<url>db/conf/vlsic/vlsic2019.html#KumarSKSAKAHCKD19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/SatpathySKGGAKA19" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="25/9979">Raghavan Kumar</author>
<author pid="83/3541">Vinodh Gopal</author>
<author pid="58/1845">James Guilford</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<author pid="15/5597">Sanu Mathew</author>
<title>A 1.4GHz 20.5Gbps GZIP decompression accelerator in 14nm CMOS featuring dual-path out-of-order speculative Huffman decoder and multi-write enabled register file array.</title>
<pages>238-</pages>
<year>2019</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.23919/VLSIC.2019.8777934</ee>
<crossref>conf/vlsic/2019</crossref>
<url>db/conf/vlsic/vlsic2019.html#SatpathySKGGAKA19</url>
</inproceedings>
</r>
<r><inproceedings key="conf/asscc/KaulAMSSAHK18" mdate="2022-02-25">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>Ultra-Lightweight 548-1080 Gate 166Gbps/W-12.6Tbps/W SIMON 32/64 Cipher Accelerators for IoT in 14nm Tri-gate CMOS.</title>
<pages>1-4</pages>
<year>2018</year>
<booktitle>A-SSCC</booktitle>
<ee>https://doi.org/10.1109/ASSCC.2018.8579274</ee>
<crossref>conf/asscc/2018</crossref>
<url>db/conf/asscc/asscc2018.html#KaulAMSSAHK18</url>
</inproceedings>
</r>
<r><inproceedings key="conf/asscc/SatpathyMSGGAKA18" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="83/3541">Vinodh Gopal</author>
<author pid="58/1845">James Guilford</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 280mV 3.1pJ/code Huffman Decoder for DEFLATE Decompression Featuring Opportunistic Code Skip and 3-way Symbol Generation in 14nm Tri-gate CMOS.</title>
<pages>263-266</pages>
<year>2018</year>
<booktitle>A-SSCC</booktitle>
<ee>https://doi.org/10.1109/ASSCC.2018.8579341</ee>
<crossref>conf/asscc/2018</crossref>
<url>db/conf/asscc/asscc2018.html#SatpathyMSGGAKA18</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/SatpathyMSGGAKA18" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="83/3541">Vinodh Gopal</author>
<author pid="58/1845">James Guilford</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="228/2773">Kam Krisnnamurthy</author>
<title>34.4Mbps 1.56Tbps/W DEFLATE Decompression Accelerator Featuring Block-Adaptive Huffman Decoder in 14nm Tri-Gate CMOS for IoT Platforms.</title>
<pages>90-93</pages>
<year>2018</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2018.8494238</ee>
<crossref>conf/esscirc/2018</crossref>
<url>db/conf/esscirc/esscirc2018.html#SatpathyMSGGAKA18</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/SureshSMAKAHK18" mdate="2022-02-25">
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 230mV-950mV 2.8Tbps/W Unified SHA256/SM3 Secure Hashing Hardware Accelerator in 14nm Tri-Gate CMOS.</title>
<pages>98-101</pages>
<year>2018</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2018.8494257</ee>
<crossref>conf/esscirc/2018</crossref>
<url>db/conf/esscirc/esscirc2018.html#SureshSMAKAHK18</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/AndersKMSSAHK18" mdate="2022-02-25">
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>2.9TOPS/W Reconfigurable Dense/Sparse Matrix-Multiply Accelerator with Unified INT8/INTI6/FP16 Datapath in 14NM Tri-Gate CMOS.</title>
<pages>39-40</pages>
<year>2018</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2018.8502333</ee>
<crossref>conf/vlsic/2018</crossref>
<url>db/conf/vlsic/vlsic2018.html#AndersKMSSAHK18</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/SatpathyMSAKAHK18" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>An All-Digital Unified Static/Dynamic Entropy Generator Featuring Self-Calibrating Hierarchical Von Neumann Extraction for Secure Privacy-Preserving Mutual Authentication in IoT Mote Platforms.</title>
<pages>169-170</pages>
<year>2018</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2018.8502369</ee>
<crossref>conf/vlsic/2018</crossref>
<url>db/conf/vlsic/vlsic2018.html#SatpathyMSAKAHK18</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/SatpathySMAKAHK18" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>220MV-900MV 794/584/754 GBPS/W Reconfigurable GF(2<sup>4</sup>)2 AES/SMS4/Camellia Symmetric-Key Cipher Accelerator in 14NM Tri-Gate CMOS.</title>
<pages>175-176</pages>
<year>2018</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2018.8502262</ee>
<crossref>conf/vlsic/2018</crossref>
<url>db/conf/vlsic/vlsic2018.html#SatpathySMAKAHK18</url>
</inproceedings>
</r>
<r><article key="journals/jssc/SatpathyMSAKAHC17" mdate="2022-02-25">
<author orcid="0000-0003-3511-3526" pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="97/3334">Vivek K. De</author>
<title>A 4-fJ/b Delay-Hardened Physically Unclonable Function Circuit With Selective Bit Destabilization in 14-nm Trigate CMOS.</title>
<pages>940-949</pages>
<year>2017</year>
<volume>52</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2016.2636859</ee>
<url>db/journals/jssc/jssc52.html#SatpathyMSAKAHC17</url>
</article>
</r>
<r><article key="journals/jssc/MathewJSSNAKAHC16" mdate="2022-02-25">
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="73/6667">David Johnston</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="79/1187-2">Paul Newman 0002</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<title>&#181;RNG: A 300-950 mV, 323 Gbps/W All-Digital Full-Entropy True Random Number Generator in 14 nm FinFET CMOS.</title>
<pages>1695-1704</pages>
<year>2016</year>
<volume>51</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>7</number>
<ee>https://doi.org/10.1109/JSSC.2016.2558490</ee>
<ee>https://www.wikidata.org/entity/Q61727810</ee>
<url>db/journals/jssc/jssc51.html#MathewJSSNAKAHC16</url>
</article>
</r>
<r><inproceedings key="conf/asscc/SatpathyMSACKAH16" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>A 305mV-850mV 400&#956;W 45GSamples/J reconfigurable compressive sensing engine with early-termination for ultra-low energy target detection in 14nm tri-gate CMOS.</title>
<pages>253-256</pages>
<year>2016</year>
<booktitle>A-SSCC</booktitle>
<ee>https://doi.org/10.1109/ASSCC.2016.7844183</ee>
<crossref>conf/asscc/2016</crossref>
<url>db/conf/asscc/asscc2016.html#SatpathyMSACKAH16</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/KaulAMCSHAK16" mdate="2022-02-25">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>14.4 A 21.5M-query-vectors/s 3.37nJ/vector reconfigurable k-nearest-neighbor accelerator with adaptive precision in 14nm tri-gate CMOS.</title>
<pages>260-261</pages>
<year>2016</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2016.7418006</ee>
<crossref>conf/isscc/2016</crossref>
<url>db/conf/isscc/isscc2016.html#KaulAMCSHAK16</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/AgarwalHAMCKSK16" mdate="2022-02-25">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 350mV-900mV 2.1GHz 0.011mm<sup>2</sup> regular expression matching accelerator with aging-tolerant low-VMIN circuits in 14nm tri-gate CMOS.</title>
<pages>1-2</pages>
<year>2016</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2016.7573514</ee>
<crossref>conf/vlsic/2016</crossref>
<url>db/conf/vlsic/vlsic2016.html#AgarwalHAMCKSK16</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/MathewSSAKAHCKD16" mdate="2022-02-25">
<author pid="15/5597">Sanu Mathew</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<title>A 4fJ/bit delay-hardened physically unclonable function circuit with selective bit destabilization in 14nm tri-gate CMOS.</title>
<pages>1-2</pages>
<year>2016</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2016.7573554</ee>
<crossref>conf/vlsic/2016</crossref>
<url>db/conf/vlsic/vlsic2016.html#MathewSSAKAHCKD16</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/SatpathyMSAKAHC16" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>250mV-950mV 1.1Tbps/W double-affine mapped Sbox based composite-field SMS4 encrypt/decrypt accelerator in 14nm tri-gate CMOS.</title>
<pages>1-2</pages>
<year>2016</year>
<booktitle>VLSI Circuits</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2016.7573552</ee>
<crossref>conf/vlsic/2016</crossref>
<url>db/conf/vlsic/vlsic2016.html#SatpathyMSAKAHC16</url>
</inproceedings>
</r>
<r><article key="journals/jssc/ChenAKSMHAKDB15" mdate="2022-02-25">
<author pid="21/4156">Gregory K. Chen</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="97/3334">Vivek De</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 340 mV-to-0.9 V 20.2 Tb/s Source-Synchronous Hybrid Packet/Circuit-Switched 16 &#215; 16 Network-on-Chip in 22 nm Tri-Gate CMOS.</title>
<pages>59-67</pages>
<year>2015</year>
<volume>50</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2014.2369508</ee>
<url>db/journals/jssc/jssc50.html#ChenAKSMHAKDB15</url>
</article>
</r>
<r><article key="journals/jssc/MathewSSAKAHCK15" mdate="2023-10-22">
<author pid="15/5597">Sanu Mathew</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>340 mV-1.1 V, 289 Gbps/W, 2090-Gate NanoAES Hardware Accelerator With Area-Optimized Encrypt/Decrypt GF(2 4 ) 2 Polynomials in 22 nm Tri-Gate CMOS.</title>
<pages>1048-1058</pages>
<year>2015</year>
<volume>50</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2014.2384039</ee>
<ee>https://www.wikidata.org/entity/Q122983260</ee>
<url>db/journals/jssc/jssc50.html#MathewSSAKAHCK15</url>
</article>
</r>
<r><inproceedings key="conf/esscirc/MathewJNSSAKCAH15" mdate="2024-10-06">
<author pid="15/5597">Sanu Mathew</author>
<author orcid="0009-0002-5149-9414" pid="73/6667">David Johnston</author>
<author pid="79/1187-2">Paul Newman 0002</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>&#956;RNG: A 300-950mV 323Gbps/W all-digital full-entropy true random number generator in 14nm FinFET CMOS.</title>
<pages>116-119</pages>
<year>2015</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2015.7313842</ee>
<ee>https://www.wikidata.org/entity/Q61727755</ee>
<crossref>conf/esscirc/2015</crossref>
<url>db/conf/esscirc/esscirc2015.html#MathewJNSSAKCAH15</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/SatpathyM0KAKCAHK14" mdate="2022-02-25">
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="62/6011-1">Jiangtao Li 0001</author>
<author pid="17/9767">Patrick Koeberl</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>13fJ/bit probing-resilient 250K PUF array with soft darkbit masking for 1.94% bit-error in 22nm tri-gate CMOS.</title>
<pages>239-242</pages>
<year>2014</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2014.6942066</ee>
<crossref>conf/esscirc/2014</crossref>
<url>db/conf/esscirc/esscirc2014.html#SatpathyM0KAKCAHK14</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/ChenAKSMHAKBD14" mdate="2022-02-25">
<author pid="21/4156">Gregory K. Chen</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<author pid="97/3334">Vivek De</author>
<title>16.1 A 340mV-to-0.9V 20.2Tb/s source-synchronous hybrid packet/circuit-switched 16&#215;16 network-on-chip in 22nm tri-gate CMOS.</title>
<pages>276-277</pages>
<year>2014</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2014.6757432</ee>
<crossref>conf/isscc/2014</crossref>
<url>db/conf/isscc/isscc2014.html#ChenAKSMHAKBD14</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/MathewSAKHACPKD14" mdate="2024-07-08">
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="207/3979">Rachael J. Parker</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="97/3334">Vivek De</author>
<title>16.2 A 0.19pJ/b PVT-variation-tolerant hybrid physically unclonable function circuit for 100% stable secure key generation in 22nm CMOS.</title>
<pages>278-279</pages>
<year>2014</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2014.6757433</ee>
<crossref>conf/isscc/2014</crossref>
<url>db/conf/isscc/isscc2014.html#MathewSAKHACPKD14</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/MathewSSKACAHK14" mdate="2022-02-25">
<author pid="15/5597">Sanu Mathew</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="49/9412">Vikram B. Suresh</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4156">Gregory K. Chen</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>340mV-1.1V, 289Gbps/W, 2090-gate NanoAES hardware accelerator with area-optimized encrypt/decrypt GF(2<sup>4</sup>)<sup>2</sup> polynomials in 22nm tri-gate CMOS.</title>
<pages>1-2</pages>
<year>2014</year>
<booktitle>VLSIC</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2014.6858420</ee>
<crossref>conf/vlsic/2014</crossref>
<url>db/conf/vlsic/vlsic2014.html#MathewSSKACAHK14</url>
</inproceedings>
</r>
<r><article key="journals/jssc/HsuAAMKSK13" mdate="2024-02-05">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<title>A 280 mV-to-1.1 V 256b Reconfigurable SIMD Vector Permutation Engine With 2-Dimensional Shuffle in 22 nm Tri-Gate CMOS.</title>
<pages>118-127</pages>
<year>2013</year>
<volume>48</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2012.2222811</ee>
<url>db/journals/jssc/jssc48.html#HsuAAMKSK13</url>
</article>
</r>
<r><article key="journals/jssc/SheikhMAKHAKB13" mdate="2024-02-05">
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 2.05 GVertices/s 151 mW Lighting Accelerator for 3D Graphics Vertex and Pixel Shading in 32 nm CMOS.</title>
<pages>128-139</pages>
<year>2013</year>
<volume>48</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2012.2222813</ee>
<url>db/journals/jssc/jssc48.html#SheikhMAKHAKB13</url>
</article>
</r>
<r><article key="journals/jssc/MathewSAKHSASK12" mdate="2024-02-05">
<author pid="15/5597">Sanu Mathew</author>
<author pid="68/6024">Suresh Srinivasan</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4709">Steven Hsu</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="23/10054">Sudhir Satpathy</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>2.4 Gbps, 7 mW All-Digital PVT-Variation Tolerant True Random Number Generator for 45 nm CMOS High-Performance Microprocessors.</title>
<pages>2807-2821</pages>
<year>2012</year>
<volume>47</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>11</number>
<ee>https://doi.org/10.1109/JSSC.2012.2217631</ee>
<url>db/journals/jssc/jssc47.html#MathewSAKHSASK12</url>
</article>
</r>
<r><inproceedings key="conf/dac/KaulAHAKB12" mdate="2022-02-25">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>Near-threshold voltage (NTV) design: opportunities and challenges.</title>
<pages>1153-1158</pages>
<year>2012</year>
<booktitle>DAC</booktitle>
<ee>https://doi.org/10.1145/2228360.2228572</ee>
<crossref>conf/dac/2012</crossref>
<url>db/conf/dac/dac2012.html#KaulAHAKB12</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/AgarwalHMAKSK12" mdate="2024-02-05">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 260mV 468GOPS/W 256b 4-way to 32-way vector shifter with permute-assisted skip in 22nm tri-gate CMOS.</title>
<pages>177-180</pages>
<year>2012</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2012.6341287</ee>
<crossref>conf/esscirc/2012</crossref>
<url>db/conf/esscirc/esscirc2012.html#AgarwalHMAKSK12</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/HsuAAMKSK12" mdate="2024-02-05">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 280mV-to-1.1V 256b reconfigurable SIMD vector permutation engine with 2-dimensional shuffle in 22nm CMOS.</title>
<pages>178-180</pages>
<year>2012</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2012.6176966</ee>
<crossref>conf/isscc/2012</crossref>
<url>db/conf/isscc/isscc2012.html#HsuAAMKSK12</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/KaulAMHASKB12" mdate="2024-02-05">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 1.45GHz 52-to-162GFLOPS/W variable-precision floating-point fused multiply-add unit with certainty tracking in 32nm CMOS.</title>
<pages>182-184</pages>
<year>2012</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2012.6176987</ee>
<crossref>conf/isscc/2012</crossref>
<url>db/conf/isscc/isscc2012.html#KaulAMHASKB12</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/SheikhMAKHAKB12" mdate="2024-02-05">
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 2.05GVertices/s 151mW lighting accelerator for 3D graphics vertex and pixel shading in 32nm CMOS.</title>
<pages>184-186</pages>
<year>2012</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2012.6176967</ee>
<crossref>conf/isscc/2012</crossref>
<url>db/conf/isscc/isscc2012.html#SheikhMAKHAKB12</url>
</inproceedings>
</r>
<r><inproceedings key="conf/vlsic/HsuAAKMSKB12" mdate="2024-02-05">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="15/5597">Sanu Mathew</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 2.8GHz 128-entry &#215; 152b 3-read/2-write multi-precision floating-point register file and shuffler in 32nm CMOS.</title>
<pages>118-119</pages>
<year>2012</year>
<booktitle>VLSIC</booktitle>
<ee>https://doi.org/10.1109/VLSIC.2012.6243818</ee>
<crossref>conf/vlsic/2012</crossref>
<url>db/conf/vlsic/vlsic2012.html#HsuAAKMSKB12</url>
</inproceedings>
</r>
<r><article key="journals/jssc/MathewSKGAHKAK11" mdate="2024-02-05">
<author pid="15/5597">Sanu Mathew</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="51/2813">Michael E. Kounavis</author>
<author orcid="0000-0002-9145-7609" pid="38/1135">Shay Gueron</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>53 Gbps Native GF(2 <sup>4</sup>) <sup>2</sup> Composite-Field AES-Encrypt/Decrypt Accelerator for Content-Protection in 45 nm High-Performance Microprocessors.</title>
<pages>767-776</pages>
<year>2011</year>
<volume>46</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>4</number>
<ee>https://doi.org/10.1109/JSSC.2011.2108131</ee>
<ee>https://www.wikidata.org/entity/Q121604731</ee>
<url>db/journals/jssc/jssc46.html#MathewSKGAHKAK11</url>
</article>
</r>
<r><inproceedings key="conf/chi/RajaHHWB11" mdate="2018-11-06">
<author pid="27/3545">Fahimeh Raja</author>
<author pid="58/3313">Kirstie Hawkey</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="16/9598">Kai-Le Wang</author>
<author pid="47/6517">Konstantin Beznosov</author>
<title>Promoting a physical security mental model for personal firewall warnings.</title>
<pages>1585-1590</pages>
<year>2011</year>
<booktitle>CHI Extended Abstracts</booktitle>
<ee>https://doi.org/10.1145/1979742.1979812</ee>
<crossref>conf/chi/2011a</crossref>
<url>db/conf/chi/chi2011a.html#RajaHHWB11</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/AgarwalHMAKSK11" mdate="2024-02-05">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 128&#215;128b high-speed wide-and match-line content addressable memory in 32nm CMOS.</title>
<pages>83-86</pages>
<year>2011</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2011.6044920</ee>
<crossref>conf/esscirc/2011</crossref>
<url>db/conf/esscirc/esscirc2011.html#AgarwalHMAKSK11</url>
</inproceedings>
</r>
<r><inproceedings key="conf/soups/RajaHHWB11" mdate="2018-11-06">
<author pid="27/3545">Fahimeh Raja</author>
<author pid="58/3313">Kirstie Hawkey</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="16/9598">Kai-Le Clement Wang</author>
<author pid="47/6517">Konstantin Beznosov</author>
<title>A brick wall, a locked door, and a bandit: a physical security metaphor for firewall warnings.</title>
<pages>1</pages>
<year>2011</year>
<booktitle>SOUPS</booktitle>
<ee>https://doi.org/10.1145/2078827.2078829</ee>
<crossref>conf/soups/2011</crossref>
<url>db/conf/soups/soups2011.html#RajaHHWB11</url>
</inproceedings>
</r>
<r><article key="journals/jssc/KaulAMHAKB10" mdate="2022-02-25">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 300 mV 494GOPS/W Reconfigurable Dual-Supply 4-Way SIMD Vector Processing Accelerator in 45 nm CMOS.</title>
<pages>95-102</pages>
<year>2010</year>
<volume>45</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2009.2031813</ee>
<url>db/journals/jssc/jssc45.html#KaulAMHAKB10</url>
</article>
</r>
<r><inproceedings key="conf/esscirc/MathewKSHAKABK10" mdate="2024-02-05">
<author pid="15/5597">Sanu Mathew</author>
<author pid="51/2813">Michael E. Kounavis</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="34/489">Frank L. Berry</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>3GHz, 74mW 2-level Karatsuba 64b Galois field multiplier for public-key encryption acceleration in 45nm CMOS.</title>
<pages>198-201</pages>
<year>2010</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2010.5619895</ee>
<crossref>conf/esscirc/2010</crossref>
<url>db/conf/esscirc/esscirc2010.html#MathewKSHAKABK10</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/RamanarayananMS10" mdate="2024-02-05">
<author pid="16/6431">Rajaraman Ramanarayanan</author>
<author pid="15/5597">Sanu Mathew</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="68/6024">Suresh Srinivasan</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/2138">Vasantha Erraguntla</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>18Gbps, 50mW reconfigurable multi-mode SHA Hashing accelerator in 45nm CMOS.</title>
<pages>210-213</pages>
<year>2010</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2010.5619892</ee>
<crossref>conf/esscirc/2010</crossref>
<url>db/conf/esscirc/esscirc2010.html#RamanarayananMS10</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/AndersKHAMSKB10" mdate="2024-02-05">
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 4.1Tb/s bisection-bandwidth 560Gb/s/W streaming circuit-switched 8&#215;8 mesh network-on-chip in 45nm CMOS.</title>
<pages>110-111</pages>
<year>2010</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2010.5434078</ee>
<crossref>conf/isscc/2010</crossref>
<url>db/conf/isscc/isscc2010.html#AndersKHAMSKB10</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/AgarwalMHAKSRSKB10" mdate="2024-02-05">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="00/4416">Himanshu Kaul</author>
<author orcid="0000-0001-5078-0816" pid="28/6610">Farhana Sheikh</author>
<author pid="16/6431">Rajaraman Ramanarayanan</author>
<author pid="68/6024">Suresh Srinivasan</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 320mV-to-1.2V on-die fine-grained reconfigurable fabric for DSP/media accelerators in 32nm CMOS.</title>
<pages>328-329</pages>
<year>2010</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2010.5433903</ee>
<crossref>conf/isscc/2010</crossref>
<url>db/conf/isscc/isscc2010.html#AgarwalMHAKSRSKB10</url>
</inproceedings>
</r>
<r><article key="journals/jssc/KaulAMHAKB09" mdate="2022-02-25">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 320 mV 56 &#956;W 411 GOPS/Watt Ultra-Low Voltage Motion Estimation Accelerator in 65 nm CMOS.</title>
<pages>107-114</pages>
<year>2009</year>
<volume>44</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2008.2007164</ee>
<url>db/journals/jssc/jssc44.html#KaulAMHAKB09</url>
</article>
</r>
<r><inproceedings key="conf/isscc/KaulAMHAKB09" mdate="2022-03-02">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 300mV 494GOPS/W reconfigurable dual-supply 4-Way SIMD vector processing accelerator in 45nm CMOS.</title>
<pages>260-261</pages>
<year>2009</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2009.4977407</ee>
<crossref>conf/isscc/2009</crossref>
<url>db/conf/isscc/isscc2009.html#KaulAMHAKB09</url>
</inproceedings>
</r>
<r><article key="journals/jssc/AndersMHKB08" mdate="2022-02-25">
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 1.9 Gb/s 358 mW 16-256 State Reconfigurable Viterbi Accelerator in 90 nm CMOS.</title>
<pages>214-222</pages>
<year>2008</year>
<volume>43</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2007.909336</ee>
<url>db/journals/jssc/jssc43.html#AndersMHKB08</url>
</article>
</r>
<r><inproceedings key="conf/isscc/KaulAMHAKB08" mdate="2022-02-25">
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 320mV 56&#956;W 411GOPS/Watt Ultra-Low Voltage Motion Estimation Accelerator in 65nm CMOS.</title>
<pages>316-317</pages>
<year>2008</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2008.4523184</ee>
<crossref>conf/isscc/2008</crossref>
<url>db/conf/isscc/isscc2008.html#KaulAMHAKB08</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/AgarwalBHKR07" mdate="2021-10-18">
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="17/4919">Nilanjan Banerjee</author>
<author pid="21/4709">Steven K. Hsu</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="r/KaushikRoy">Kaushik Roy 0001</author>
<title>A 200mV to 1.2V, 4.4MHz to 6.3GHz, 48&#215;42b 1R/1W programmable register file in 65nm CMOS.</title>
<pages>316-319</pages>
<year>2007</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2007.4430307</ee>
<crossref>conf/esscirc/2007</crossref>
<url>db/conf/esscirc/esscirc2007.html#AgarwalBHKR07</url>
</inproceedings>
</r>
<r><inproceedings key="conf/isscc/AndersMHKB07" mdate="2022-02-25">
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 1.9Gb/s 358mW 16-to-256 State Reconfigurable Viterbi Accelerator in 90nm CMOS.</title>
<pages>256-600</pages>
<year>2007</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2007.373391</ee>
<crossref>conf/isscc/2007</crossref>
<url>db/conf/isscc/isscc2007.html#AndersMHKB07</url>
</inproceedings>
</r>
<r><inproceedings key="conf/socc/MathewHAHK07" mdate="2022-03-04">
<author pid="15/5597">Sanu Mathew</author>
<author pid="36/5748">David Money Harris</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 2.4GHz 256/1024-bit Encryption Accelerator reconfigurable Montgomery multiplier in 90nm CMOS.</title>
<pages>25-28</pages>
<year>2007</year>
<booktitle>SoCC</booktitle>
<ee>https://doi.org/10.1109/SOCC.2007.4545418</ee>
<crossref>conf/socc/2007</crossref>
<url>db/conf/socc/socc2007.html#MathewHAHK07</url>
</inproceedings>
</r>
<r><article key="journals/jssc/HsuMAZOKB06" mdate="2022-02-25">
<author pid="21/4709">Steven K. Hsu</author>
<author pid="15/5597">Sanu K. Mathew</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="95/5008">Bart R. Zeydel</author>
<author pid="22/1080">Vojin G. Oklobdzija</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="b/ShekharYBorkar">Shekhar Y. Borkar</author>
<title>A 110 GOPS/W 16-bit multiplier and reconfigurable PLA loop in 90-nm CMOS.</title>
<pages>256-264</pages>
<year>2006</year>
<volume>41</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>1</number>
<ee>https://doi.org/10.1109/JSSC.2005.859893</ee>
<url>db/journals/jssc/jssc41.html#HsuMAZOKB06</url>
</article>
</r>
<r><article key="journals/tvlsi/KimRHKB06" mdate="2022-02-25">
<author pid="31/4424">Chris H. Kim</author>
<author pid="r/KaushikRoy">Kaushik Roy 0001</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A process variation compensating technique with an on-die leakage current sensor for nanometer scale dynamic circuits.</title>
<pages>646-649</pages>
<year>2006</year>
<volume>14</volume>
<journal>IEEE Trans. Very Large Scale Integr. Syst.</journal>
<number>6</number>
<ee>https://doi.org/10.1109/TVLSI.2006.878226</ee>
<url>db/journals/tvlsi/tvlsi14.html#KimRHKB06</url>
</article>
</r>
<r><inproceedings key="conf/isscc/HsuAAMKB06" mdate="2022-02-28">
<author pid="21/4709">Steven K. Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>An 8.8GHz 198mW 16x64b 1R/1W variationtolerant register file in 65nm CMOS.</title>
<pages>1785-1797</pages>
<year>2006</year>
<booktitle>ISSCC</booktitle>
<ee>https://doi.org/10.1109/ISSCC.2006.1696235</ee>
<crossref>conf/isscc/2006</crossref>
<url>db/conf/isscc/isscc2006.html#HsuAAMKB06</url>
</inproceedings>
</r>
<r><inproceedings key="conf/arith/HarrisKAMH05" mdate="2023-03-23">
<author pid="36/5748">David Money Harris</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="21/4709">Steven Hsu</author>
<title>An Improved Unified Scalable Radix-2 Montgomery Multiplier.</title>
<pages>172-178</pages>
<year>2005</year>
<crossref>conf/arith/2005</crossref>
<booktitle>IEEE Symposium on Computer Arithmetic</booktitle>
<ee>https://doi.org/10.1109/ARITH.2005.9</ee>
<ee>https://doi.ieeecomputersociety.org/10.1109/ARITH.2005.9</ee>
<url>db/conf/arith/arith2005.html#HarrisKAMH05</url>
</inproceedings>
</r>
<r><inproceedings key="conf/esscirc/HsuVMKADBK05" mdate="2023-04-28">
<author pid="21/4709">Steven Hsu</author>
<author pid="83/717">Vishak Venkatraman</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="00/4416">Himanshu Kaul</author>
<author pid="03/845-1">Mark A. Anders 0001</author>
<author pid="73/9134">Saurabh Dighe</author>
<author pid="b/WaynePBurleson">Wayne P. Burleson</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<title>A 2GHz 13.6mW 12 &#215; 9b multiplier for energy efficient FFT accelerators.</title>
<pages>199-202</pages>
<year>2005</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIR.2005.1541594</ee>
<crossref>conf/esscirc/2005</crossref>
<url>db/conf/esscirc/esscirc2005.html#HsuVMKADBK05</url>
</inproceedings>
</r>
<r><inproceedings key="conf/iolts/KimHKBR05" mdate="2023-03-23">
<author pid="31/4424">Chris H. Kim</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<author pid="r/KaushikRoy">Kaushik Roy 0001</author>
<title>Self Calibrating Circuit Design for Variation Tolerant VLSI Systems.</title>
<pages>100-105</pages>
<year>2005</year>
<crossref>conf/iolts/2005</crossref>
<booktitle>IOLTS</booktitle>
<ee>https://doi.org/10.1109/IOLTS.2005.63</ee>
<ee>https://doi.ieeecomputersociety.org/10.1109/IOLTS.2005.63</ee>
<url>db/conf/iolts/iolts2005.html#KimHKBR05</url>
</inproceedings>
</r>
<r><inproceedings key="conf/islped/HsuARKB05" mdate="2022-02-25">
<author pid="21/4709">Steven Hsu</author>
<author pid="67/340-1">Amit Agarwal 0001</author>
<author pid="r/KaushikRoy">Kaushik Roy 0001</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>An 8.3GHz dual supply/threshold optimized 32b integer ALU-register file loop in 90nm CMOS.</title>
<pages>103-106</pages>
<year>2005</year>
<crossref>conf/islped/2005</crossref>
<booktitle>ISLPED</booktitle>
<ee>https://doi.org/10.1145/1077603.1077630</ee>
<url>db/conf/islped/islped2005.html#HsuARKB05</url>
</inproceedings>
</r>
<r><article key="journals/jssc/HsuAMLKB03" mdate="2022-04-20">
<author pid="21/4709">Steven Hsu</author>
<author pid="56/6246">Atila Alvandpour</author>
<author pid="15/5597">Sanu Mathew</author>
<author pid="35/5292">Shih-Lien Lu</author>
<author pid="19/6426-1">Ram K. Krishnamurthy</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>A 4.5-GHz 130-nm 32-KB L0 cache with a leakage-tolerant self reverse-bias bitline scheme.</title>
<pages>755-761</pages>
<year>2003</year>
<volume>38</volume>
<journal>IEEE J. Solid State Circuits</journal>
<number>5</number>
<ee>https://doi.org/10.1109/JSSC.2003.810058</ee>
<url>db/journals/jssc/jssc38.html#HsuAMLKB03</url>
</article>
</r>
<r><inproceedings key="conf/esscirc/SinhaHABKB03" mdate="2023-07-04">
<author pid="59/3426">Manoj Sinha</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="56/6246">Atila Alvandpour</author>
<author pid="b/WaynePBurleson">Wayne P. Burleson</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>Low voltage sensing techniques and secondary design issues for sub-90nm caches.</title>
<pages>413-416</pages>
<year>2003</year>
<booktitle>ESSCIRC</booktitle>
<ee>https://doi.org/10.1109/ESSCIRC.2003.1257160</ee>
<crossref>conf/esscirc/2003</crossref>
<url>db/conf/esscirc/esscirc2003.html#SinhaHABKB03</url>
</inproceedings>
</r>
<r><inproceedings key="conf/islped/ChatterjeeSHKB03" mdate="2022-02-25">
<author pid="13/6337">Bhaskar Chatterjee</author>
<author pid="85/2923">Manoj Sachdev</author>
<author pid="21/4709">Steven Hsu</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="b/ShekharYBorkar">Shekhar Borkar</author>
<title>Effectiveness and scaling trends of leakage control techniques for sub-130nm CMOS technologies.</title>
<pages>122-127</pages>
<year>2003</year>
<crossref>conf/islped/2003</crossref>
<booktitle>ISLPED</booktitle>
<ee>https://doi.org/10.1145/871506.871538</ee>
<url>db/conf/islped/islped2003.html#ChatterjeeSHKB03</url>
</inproceedings>
</r>
<r><inproceedings key="conf/micro/HsuLLKL02" mdate="2022-05-31">
<author pid="21/4709">Steven Hsu</author>
<author pid="35/5292">Shih-Lien Lu</author>
<author pid="57/304">Shih-Chang Lai</author>
<author pid="19/6426-1">Ram Krishnamurthy 0001</author>
<author pid="l/KonradLai">Konrad Lai</author>
<title>Dynamic addressing memory arrays with physical locality.</title>
<pages>161-170</pages>
<year>2002</year>
<crossref>conf/micro/2002</crossref>
<booktitle>MICRO</booktitle>
<ee>https://doi.org/10.1109/MICRO.2002.1176247</ee>
<ee>https://doi.ieeecomputersociety.org/10.1109/MICRO.2002.1176247</ee>
<ee>https://dl.acm.org/citation.cfm?id=774879</ee>
<url>db/conf/micro/micro2002.html#HsuLLKL02</url>
</inproceedings>
</r>
<coauthors n="68" nc="2">
<co c="0"><na f="a/Agarwal_0001:Amit" pid="67/340-1">Amit Agarwal 0001</na></co>
<co c="0"><na f="a/Alvandpour:Atila" pid="56/6246">Atila Alvandpour</na></co>
<co c="0"><na f="a/Anders_0001:Mark_A=" pid="03/845-1">Mark A. Anders 0001</na></co>
<co c="0"><na f="b/Banerjee:Nilanjan" pid="17/4919">Nilanjan Banerjee</na></co>
<co c="0"><na f="b/Berry:Frank_L=" pid="34/489">Frank L. Berry</na></co>
<co c="1"><na f="b/Beznosov:Konstantin" pid="47/6517">Konstantin Beznosov</na></co>
<co c="0" n="2"><na f="b/Borkar:Shekhar" pid="b/ShekharYBorkar">Shekhar Borkar</na><na>Shekhar Y. Borkar</na></co>
<co c="0"><na f="b/Burleson:Wayne_P=" pid="b/WaynePBurleson">Wayne P. Burleson</na></co>
<co c="0"><na f="b/Byrne:Jonathan" pid="95/7184">Jonathan Byrne</na></co>
<co c="0"><na f="c/Chatterjee:Bhaskar" pid="13/6337">Bhaskar Chatterjee</na></co>
<co c="0"><na f="c/Chen:Gregory_K=" pid="21/4156">Gregory K. Chen</na></co>
<co c="0"><na f="d/Damaraju:Satish" pid="40/11178">Satish Damaraju</na></co>
<co c="0" n="2"><na f="d/De:Vivek" pid="97/3334">Vivek De</na><na>Vivek K. De</na></co>
<co c="0"><na f="d/Dighe:Saurabh" pid="73/9134">Saurabh Dighe</na></co>
<co c="0"><na f="e/Erraguntla:Vasantha" pid="00/2138">Vasantha Erraguntla</na></co>
<co c="0"><na f="g/Gopal:Vinodh" pid="83/3541">Vinodh Gopal</na></co>
<co c="0"><na f="g/Gueron:Shay" pid="38/1135">Shay Gueron</na></co>
<co c="0"><na f="g/Guilford:James" pid="58/1845">James Guilford</na></co>
<co c="0"><na f="h/Harris:David_Money" pid="36/5748">David Money Harris</na></co>
<co c="1"><na f="h/Hawkey:Kirstie" pid="58/3313">Kirstie Hawkey</na></co>
<co c="0"><na f="j/Johnston:David" pid="73/6667">David Johnston</na></co>
<co c="0"><na f="k/Kar:Monodeep" pid="149/4005">Monodeep Kar</na></co>
<co c="0"><na f="k/Kaul:Himanshu" pid="00/4416">Himanshu Kaul</na></co>
<co c="0"><na f="k/Kim:Chris_H=" pid="31/4424">Chris H. Kim</na></co>
<co c="0"><na f="k/Kim:Seongjong" pid="127/7950">Seongjong Kim</na></co>
<co c="0"><na f="k/Knag:Phil_C=" pid="228/7251">Phil C. Knag</na></co>
<co c="0"><na f="k/Koeberl:Patrick" pid="17/9767">Patrick Koeberl</na></co>
<co c="0"><na f="k/Kounavis:Michael_E=" pid="51/2813">Michael E. Kounavis</na></co>
<co c="0"><na f="k/Krishnamurthy:Harish" pid="123/8918">Harish Krishnamurthy</na></co>
<co c="0" n="2"><na f="k/Krishnamurthy_0001:Ram" pid="19/6426-1">Ram Krishnamurthy 0001</na><na>Ram K. Krishnamurthy</na></co>
<co c="0"><na f="k/Krisnnamurthy:Kam" pid="228/2773">Kam Krisnnamurthy</na></co>
<co c="0"><na f="k/Kumar:Raghavan" pid="25/9979">Raghavan Kumar</na></co>
<co c="0"><na f="k/Kumar_0003:Saurabh" pid="89/11294-3">Saurabh Kumar 0003</na></co>
<co c="0"><na f="k/Kumashikar:Mahesh" pid="263/0727">Mahesh Kumashikar</na></co>
<co c="0"><na f="l/Lai:Konrad" pid="l/KonradLai">Konrad Lai</na></co>
<co c="0"><na f="l/Lai:Shih=Chang" pid="57/304">Shih-Chang Lai</na></co>
<co c="0"><na f="l/Li_0001:Jiangtao" pid="62/6011-1">Jiangtao Li 0001</na></co>
<co c="0"><na f="l/Lu:Shih=Lien" pid="35/5292">Shih-Lien Lu</na></co>
<co c="0" n="2"><na f="m/Mathaikutty:Deepak" pid="m/DeepakMathaikutty">Deepak Mathaikutty</na><na>Deepak A. Mathaikutty</na></co>
<co c="0" n="2"><na f="m/Mathew:Sanu" pid="15/5597">Sanu Mathew</na><na>Sanu K. Mathew</na></co>
<co c="0"><na f="m/Moloney:David" pid="76/3181">David Moloney</na></co>
<co c="0"><na f="n/Newman_0002:Paul" pid="79/1187-2">Paul Newman 0002</na></co>
<co c="0"><na f="o/Oklobdzija:Vojin_G=" pid="22/1080">Vojin G. Oklobdzija</na></co>
<co c="0"><na f="p/Pandya:Gunjan" pid="81/10711">Gunjan Pandya</na></co>
<co c="0"><na f="p/Parker:Rachael_J=" pid="207/3979">Rachael J. Parker</na></co>
<co c="0"><na f="p/Paul:Somnath" pid="38/739">Somnath Paul</na></co>
<co c="0"><na f="r/Raha:Arnab" pid="69/10426">Arnab Raha</na></co>
<co c="1"><na f="r/Raja:Fahimeh" pid="27/3545">Fahimeh Raja</na></co>
<co c="0"><na f="r/Rajwani:Iqbal" pid="273/0361">Iqbal Rajwani</na></co>
<co c="0"><na f="r/Ramanarayanan:Rajaraman" pid="16/6431">Rajaraman Ramanarayanan</na></co>
<co c="0"><na f="r/Realov:Simeon" pid="43/2054">Simeon Realov</na></co>
<co c="0"><na f="r/Roy_0001:Kaushik" pid="r/KaushikRoy">Kaushik Roy 0001</na></co>
<co c="0"><na f="s/Sachdev:Manoj" pid="85/2923">Manoj Sachdev</na></co>
<co c="0"><na f="s/Sarti:Luca" pid="184/6174">Luca Sarti</na></co>
<co c="0"><na f="s/Satpathy:Sudhir" pid="23/10054">Sudhir Satpathy</na></co>
<co c="0"><na f="s/Sheikh:Farhana" pid="28/6610">Farhana Sheikh</na></co>
<co c="0"><na f="s/Sinha:Manoj" pid="59/3426">Manoj Sinha</na></co>
<co c="0"><na f="s/Srinivasan:Suresh" pid="68/6024">Suresh Srinivasan</na></co>
<co c="0" n="2"><na f="s/Sumbul:Huseyin_Ekin" pid="44/9083">Huseyin Ekin Sumbul</na><na>Huseyin Sumbul</na></co>
<co c="0"><na f="s/Sung:Raymond" pid="291/3794">Raymond Sung</na></co>
<co c="0"><na f="s/Suresh:Vikram_B=" pid="49/9412">Vikram B. Suresh</na></co>
<co c="0"><na f="t/Taneja:Sachin" pid="176/0842">Sachin Taneja</na></co>
<co c="0"><na f="t/Tschanz:James_W=" pid="85/5803">James W. Tschanz</na></co>
<co c="0"><na f="v/Vangal:Sriram_R=" pid="60/6573">Sriram R. Vangal</na></co>
<co c="0"><na f="v/Venkatraman:Vishak" pid="83/717">Vishak Venkatraman</na></co>
<co c="1" n="2"><na f="w/Wang:Kai=Le" pid="16/9598">Kai-Le Wang</na><na>Kai-Le Clement Wang</na></co>
<co c="0"><na f="y/Yap:Kirk" pid="246/3022">Kirk Yap</na></co>
<co c="0"><na f="z/Zeydel:Bart_R=" pid="95/5008">Bart R. Zeydel</na></co>
</coauthors>
</dblpperson>

