0% found this document useful (0 votes)
71 views26 pages

Vlsi Design: MOS Transistor Theory

The document discusses MOS transistor theory and CMOS transistor characteristics. It outlines the key modes of operation for nMOS transistors including cutoff, linear, and saturation regions. It describes how the transistor acts as a capacitor and how channel charge is determined by the gate capacitance and voltage. The current through the transistor depends on both the channel charge and charge velocity.

Uploaded by

bhanunaga11
Copyright
© Attribution Non-Commercial (BY-NC)
Available Formats
Download as PPT, PDF, TXT or read online on Scribd
Download as ppt, pdf, or txt
0% found this document useful (0 votes)
71 views26 pages

Vlsi Design: MOS Transistor Theory

The document discusses MOS transistor theory and CMOS transistor characteristics. It outlines the key modes of operation for nMOS transistors including cutoff, linear, and saturation regions. It describes how the transistor acts as a capacitor and how channel charge is determined by the gate capacitance and voltage. The current through the transistor depends on both the channel charge and charge velocity.

Uploaded by

bhanunaga11
Copyright
© Attribution Non-Commercial (BY-NC)
Available Formats
Download as PPT, PDF, TXT or read online on Scribd
Download as ppt, pdf, or txt
Download as ppt, pdf, or txt
You are on page 1/ 26

VLSI

design

Lecture 1:
MOS Transistor Theory
Outline
 Introduction
 MOS Capacitor
 nMOS I-V Characteristics
 pMOS I-V Characteristics

3: CMOS Transistor Theory CMOS VLSI Design Slide 2


Introduction
 Treatment of transistors as something beyond ideal
switches
 An ON transistor passes a finite amount of current
– Depends on terminal voltages
– Derive current-voltage (I-V) relationships
 Transistor gate, source, drain all have capacitance
– I = C (V/t) -> t = (C/I) V
– Capacitance and current determine speed

3: CMOS Transistor Theory CMOS VLSI Design Slide 3


MOS Capacitor
 Gate and body form MOS capacitor
 Operating modes Vg < 0
polysilicon gate
silicon dioxide insulator
+
– Accumulation - p-type body

– Depletion (a)

– Inversion 0 < V g < Vt


depletion region
+
-

(b)

V g > Vt
inversion region
+
- depletion region

(c)

3: CMOS Transistor Theory CMOS VLSI Design Slide 4


Terminal Voltages
 Mode of operation depends on Vg, Vd, Vs Vg
+
– Vgs = Vg – Vs +
Vgs Vgd
– Vgd = Vg – Vd - -
Vs Vd
– Vds = Vd – Vs = Vgs - Vgd -
Vds +
 Source and drain are symmetric diffusion terminals
– By convention, source is terminal at lower voltage
– Hence Vds  0
 nMOS body is grounded. First assume source is 0 too.
 Three regions of operation
– Cutoff
– Linear
– Saturation

3: CMOS Transistor Theory CMOS VLSI Design Slide 5


nMOS Cutoff
 No channel
 Ids = 0

Vgs = 0 Vgd
+ g +
- -
s d

n+ n+

p-type body
b

3: CMOS Transistor Theory CMOS VLSI Design Slide 6


nMOS Linear
 Channel forms
Vgs > Vt
Vgd = Vgs
 Current flows from d to s + g +
- -
– e- from s to d s d
Vds = 0
n+ n+
 Ids increases with Vds p-type body
b
 Similar to linear resistor
Vgs > Vt
Vgs > Vgd > Vt
+ g +
- - Ids
s d
n+ n+
0 < Vds < Vgs-Vt
p-type body
b

3: CMOS Transistor Theory CMOS VLSI Design Slide 7


nMOS Saturation
 Channel pinches off
 Ids independent of Vds
 We say current saturates
 Similar to current source

Vgs > Vt
g Vgd < Vt
+ +
- -
s d Ids

n+ n+
Vds > Vgs-Vt
p-type body
b

3: CMOS Transistor Theory CMOS VLSI Design Slide 8


I-V Characteristics
 In Linear region, Ids depends on
– How much charge is in the channel?
– How fast is the charge moving?

3: CMOS Transistor Theory CMOS VLSI Design Slide 9


Channel Charge
 MOS structure looks like parallel plate capacitor
while operating in inversion
– Gate – oxide – channel
 Qchannel =

gate
Vg
polysilicon + +
gate source Vgs Cg Vgd drain
W
Vs - - Vd
channel
tox n+ - + n+
SiO2 gate oxide
Vds
L
n+ n+ (good insulator, ox = 3.9) p-type body
p-type body

3: CMOS Transistor Theory CMOS VLSI Design Slide 10


Channel Charge
 MOS structure looks like parallel plate capacitor
while operating in inversion
– Gate – oxide – channel
 Qchannel = CV
 C=

gate
Vg
polysilicon + +
gate source Vgs Cg Vgd drain
W
Vs - - Vd
channel
tox n+ - + n+
SiO2 gate oxide
Vds
L
n+ n+ (good insulator, ox = 3.9) p-type body
p-type body

3: CMOS Transistor Theory CMOS VLSI Design Slide 11


Channel Charge
 MOS structure looks like parallel plate capacitor
while operating in inversion
– Gate – oxide – channel
 Qchannel = CV
 C = Cg = oxWL/tox = CoxWL Cox = ox / tox
 V=
gate
Vg
polysilicon + +
gate source Vgs Cg Vgd drain
W
Vs - - Vd
channel
tox n+ - + n+
SiO2 gate oxide
Vds
L
n+ n+ (good insulator, ox = 3.9) p-type body
p-type body

3: CMOS Transistor Theory CMOS VLSI Design Slide 12


Channel Charge
 MOS structure looks like parallel plate capacitor
while operating in inversion
– Gate – oxide – channel
 Qchannel = CV
 C = Cg = oxWL/tox = CoxWL Cox = ox / tox
 V = Vgc – Vt = (Vgs – Vds/2) – Vt
gate
Vg
polysilicon + +
gate source Vgs Cg Vgd drain
W
Vs - - Vd
channel
tox n+ - + n+
SiO2 gate oxide
Vds
L
n+ n+ (good insulator, ox = 3.9) p-type body
p-type body

3: CMOS Transistor Theory CMOS VLSI Design Slide 13


Carrier velocity
 Charge is carried by e-
 Carrier velocity v proportional to lateral E-field
between source and drain
 v=

3: CMOS Transistor Theory CMOS VLSI Design Slide 14


Carrier velocity
 Charge is carried by e-
 Carrier velocity v proportional to lateral E-field
between source and drain
 v = E  called mobility
 E=

3: CMOS Transistor Theory CMOS VLSI Design Slide 15


Carrier velocity
 Charge is carried by e-
 Carrier velocity v proportional to lateral E-field
between source and drain
 v = E  called mobility
 E = Vds/L
 Time for carrier to cross channel:
– t=

3: CMOS Transistor Theory CMOS VLSI Design Slide 16


Carrier velocity
 Charge is carried by e-
 Carrier velocity v proportional to lateral E-field
between source and drain
 v = E  called mobility
 E = Vds/L
 Time for carrier to cross channel:
– t=L/v

3: CMOS Transistor Theory CMOS VLSI Design Slide 17


nMOS Linear I-V
 Now we know
– How much charge Qchannel is in the channel
– How much time t each carrier takes to cross

I ds 

3: CMOS Transistor Theory CMOS VLSI Design Slide 18


nMOS Linear I-V
 Now we know
– How much charge Qchannel is in the channel
– How much time t each carrier takes to cross
Qchannel
I ds 
t

3: CMOS Transistor Theory CMOS VLSI Design Slide 19


nMOS Linear I-V
 Now we know
– How much charge Qchannel is in the channel
– How much time t each carrier takes to cross
Qchannel
I ds 
t
W  V  V  Vds V
 Cox  gs t  ds
L  2 
W
  Vgs  Vt  ds Vds
V  = Cox
 2 L

3: CMOS Transistor Theory CMOS VLSI Design Slide 20


nMOS Saturation I-V
 If Vgd < Vt, channel pinches off near drain
– When Vds > Vdsat = Vgs – Vt
 Now drain voltage no longer increases current

I ds 

3: CMOS Transistor Theory CMOS VLSI Design Slide 21


nMOS Saturation I-V
 If Vgd < Vt, channel pinches off near drain
– When Vds > Vdsat = Vgs – Vt
 Now drain voltage no longer increases current


I ds   Vgs  Vt 
Vdsat V
2  dsat
 

3: CMOS Transistor Theory CMOS VLSI Design Slide 22


nMOS Saturation I-V
 If Vgd < Vt, channel pinches off near drain
– When Vds > Vdsat = Vgs – Vt
 Now drain voltage no longer increases current


I ds   Vgs  Vt 
Vdsat V
2  dsat
 

  Vgs  Vt 
2

3: CMOS Transistor Theory CMOS VLSI Design Slide 23


nMOS I-V Summary
 Shockley 1st order transistor models


 0 Vgs  Vt cutoff

  Vds V V  V
I ds     Vgs  Vt   ds linear
 2 
ds dsat

 
 Vgs  Vt 
2
 Vds  Vdsat saturation
2

3: CMOS Transistor Theory CMOS VLSI Design Slide 24


Example
 0.6 m process (Example)
– From AMI Semiconductor
– tox = 100 Å 2.5
Vgs = 5
–  = 350 cm2/V*s 2

– Vt = 0.7 V 1.5 Vgs = 4

Ids (mA)
 Plot Ids vs. Vds 1
Vgs = 3
– Vgs = 0, 1, 2, 3, 4, 5 0.5
Vgs = 2
– Use W/L = 4/2  0
Vgs = 1
0 1 2 3 4 5
W  3.9  8.85  10 14   W  W Vds
  Cox   350   8    120  A /V 2
L  100  10  L  L

3: CMOS Transistor Theory CMOS VLSI Design Slide 25


pMOS I-V
 All dopings and voltages are inverted for pMOS
 Mobility p is determined by holes
– Typically 2-3x lower than that of electrons n
– 120 cm2/V*s in AMI 0.6 m process
 Thus pMOS must be wider to provide same current
– In this class, assume n / p = 2

3: CMOS Transistor Theory CMOS VLSI Design Slide 26

You might also like