Skip to content
View almidi's full-sized avatar

Organizations

@portreto

Block or report almidi

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

magic-trace collects and displays high-resolution traces of what a process is doing

OCaml 4,848 99 Updated Nov 22, 2024

riffpga -- write FPGA bitstreams through a USB drive, get USB serial and dynamic clocking in a platform independent way

C 62 4 Updated Feb 27, 2025

Verilog design examples for use with the Signaloid C0-microSD

Makefile 44 3 Updated Mar 6, 2025

3-stage RV32IMACZb* processor with debug

Verilog 833 58 Updated Apr 4, 2025

Android USB tethering driver for Mac OS X

C++ 3,053 334 Updated Feb 5, 2023

Open Source Inventory Management System

Python 4,852 892 Updated Apr 3, 2025

A simple interface to GPIO devices with Raspberry Pi

Python 1,988 307 Updated Nov 7, 2024

APyTypes - Algorithmic data types for Python

C++ 21 2 Updated Apr 3, 2025

Open source Altium Database Library with over 200,000 high quality components and full 3d models.

1,999 911 Updated Feb 13, 2025

Generation of diagrams like flowcharts or sequence diagrams from text in a similar manner as markdown

TypeScript 77,688 7,289 Updated Apr 3, 2025

The CORE-V CVA6 is an Application class 6-stage RISC-V CPU capable of booting Linux

Assembly 2,423 746 Updated Apr 3, 2025

An energy-efficient RISC-V floating-point compute cluster.

C 71 60 Updated Mar 28, 2025

Rich is a Python library for rich text and beautiful formatting in the terminal.

Python 51,545 1,816 Updated Mar 30, 2025

Spike, a RISC-V ISA Simulator

C 2,638 915 Updated Apr 3, 2025

A graphical processor simulator and assembly editor for the RISC-V ISA

C++ 2,819 286 Updated Mar 29, 2025

OpenLane is an automated RTL to GDSII flow based on several components including OpenROAD, Yosys, Magic, Netgen and custom methodology scripts for design exploration and optimization.

Python 1,454 394 Updated Feb 26, 2025

A set of C and Python based utilities for the Signaloid C0-microSD

Python 7 Updated Nov 27, 2024
JavaScript 2 Updated Apr 22, 2019

🚀 A Jekyll plugin to provide powerful supports for table, mathjax, plantuml, mermaid, emoji, video, audio, youtube, vimeo, dailymotion, soundcloud, spotify, etc.

Ruby 653 69 Updated Jul 3, 2024

A GitHub Pages-compatible, no-JavaScript fancy tables-generator using extended Markdown syntax.

Liquid 14 Updated Mar 22, 2025

USB DFU bootloader gateware / firmware for FPGAs

Verilog 65 16 Updated Oct 8, 2024

Fraunhofer IMS processor core. RISC-V ISA (RV32IM) with additional peripherals for embedded AI applications and smart sensors.

Verilog 89 19 Updated Nov 6, 2023

Two-Level Segregated Fit memory allocator implementation.

C 1,277 193 Updated Nov 6, 2021

Memory Manager For Small(ish) Microprocessors

C 415 108 Updated Feb 25, 2025

Algebraic data types for C99

C 1,400 23 Updated Mar 17, 2025

An OSS CAD Suite Version Manager

Rust 6 Updated Jan 10, 2024

SERV - The SErial RISC-V CPU

Verilog 1,519 213 Updated Mar 18, 2025

VeeR EH1 core

SystemVerilog 865 228 Updated May 29, 2023

Ibex is a small 32 bit RISC-V CPU core, previously known as zero-riscy.

SystemVerilog 1,510 593 Updated Apr 3, 2025

SCR1 is a high-quality open-source RISC-V MCU core in Verilog

SystemVerilog 904 287 Updated Nov 15, 2024
Next
Showing results